**Homework Information:** Some of the problems are probably too long to be done the night before the due date, so plan accordingly. Late homework will not be accepted. Feel free to get help from others, but the work you hand in should be your own.

**Problem 1. Delayed Decisions**

Many instructions set architectures include special branch instructions designed to improve common loop structures. Consider the following proposed extension to the miniMIPS ISA.

```
abnz rt,rs,label
```

Add the contents of register `rs` to those of register `rt`, if the result is not zero branch to label.

```
if (Reg[rt] + Reg[rs] != 0) {
    PC ← PC + 4 + 4*sign_extend(imm16);
}
Reg[rt] ← Reg[rt] + Reg[rs]
```

(A) How should each miniMIPS control signal be set to implement the `abnz` instruction (assume the unpipelined miniMIPS implementation) HINT: you should specify PCSEL as a function of the ALU’s Z flag?

(B) At first glance it might seem that subtracting `Reg[rs]` from `Reg[rt]` is a more natural instruction choice. Explain why this change would require datapath modifications.

Consider the following two implementations of the procedure `int sum(int N)`.

```
sum1: addu $sp,$sp,-24
move $v0,$0
loop: add $v0,$v0,$a0
addi $a0,$a0,-1
bne $a0,$0,loop
addu $sp,$sp,24
j $31

sum2: addu $sp,$sp,-24
move $v0,$0
addi $t0,$0,-1
loop: add $v0,$v0,$a0
abnz $a0,$t0,loop
addu $sp,$sp,24
j $31
```

(C) For what values of the argument `N` is `sum2` at least 25% faster than `sum1`?

Despite the apparent advantages of the `abnz` instruction (it requires no additional H/W and it improves the performance of some loops), there are still significant reasons for not including it.

(D) One problem with the `abnz` instruction is that it is difficult to pipeline. At what stage in the miniMIPS 5-stage pipeline is the branch decision made for the `abnz` instruction? How many delay slots would a straightforward implementation of it require? Describe
the additional logic that would be required to compute an early branch decision in the Register-Fetch pipeline stage for the \texttt{abnz} instruction. How does the complexity, and likely propagation delay, of the early branch-decision hardware required for the \texttt{abnz} instruction compare to that of the \texttt{bne} and \texttt{beq} instructions of the standard MIPS ISA.

Another difficulty associated with special-purpose branching instructions is that it is often difficult for compilers to take advantage of them. Consider the following C-code fragment:

\begin{verbatim}
int sum = 0;
for (int i = 0; i < N; i = i + 1)
    sum = sum + x[i];
\end{verbatim}

(E) Write a MIPS assembly language code fragment for the loop given above using the standard MIPS branch instructions, and then recode your fragment incorporating the \texttt{abnz} instruction. Comment on the coding and conceptual difficulties associated with incorporating the \texttt{abnz} instruction in this loop (Note: In order to support debugging it is required that the sum be computed in the same order as specified by the C-code).

**Problem 2. Flexible Pipes**

Bud LeVile has suggested a modification to the 5-stage miniMIPS pipeline discussed in class. Having noticed that the MEM stage is only used for load and store instructions, he proposes omitting that pipeline stage entirely whenever the memory isn’t accessed, as illustrated below:

<table>
<thead>
<tr>
<th>Instruction</th>
<th>(t)</th>
<th>(t+1)</th>
<th>(t+2)</th>
<th>(t+3)</th>
<th>(t+4)</th>
</tr>
</thead>
<tbody>
<tr>
<td>\texttt{lw} and \texttt{sw}</td>
<td>IF</td>
<td>RF</td>
<td>ALU</td>
<td>MEM</td>
<td>WB</td>
</tr>
<tr>
<td>Other instructions</td>
<td>IF</td>
<td>RF</td>
<td>ALU</td>
<td>WB</td>
<td></td>
</tr>
</tbody>
</table>

Bud reasons that instructions which skip the MEM stage can complete a cycle earlier, thus, allowing most programs will run as much as 20% faster! In your answers below assume that both the original and the Bud-modified pipelined implementations are fully and properly bypassed.

(A) Explain briefly to Bud why decreasing the latency of a single instruction does not necessarily have an impact on the throughput of the processor (Hint: Consider how long it would take the original pipelined miniMIPS to complete a sequence of 1000 adds. Then compare that with how long a Bud-modified miniMIPS would take to complete the same sequence).

(B) Consider a sequence of alternating \texttt{lw} and \texttt{add} instructions. Assuming that the \texttt{lw} instructions use different source and destination registers than the \texttt{add} instructions (i.e., there are no pipeline stalls introduced due to data dependencies), what is the instruction completion rate of the original, unmodified 5-stage miniMIPS pipeline?

(C) Now show how the same sequence of instructions will perform on a processor modified as Bud has suggested. Assume that the hardware will stall an instruction if it requires a pipeline stage that is currently being used by a previous instruction. For example, if two instructions both want to use the Write-Back pipeline stage in the same cycle, the instruction that started later will be forced to wait a cycle. Draw a pipeline diagram showing where the stalls need to be introduced to prevent pipe stage conflicts.

(D) Did Bud’s idea improve performance? Explain why or why not?
Problem 3. Stage Three

Suppose that the behavior of the \textit{lw} and \textit{sw} instructions were redefined as follows:

\begin{verbatim}
lw  rt, (rs)  Reg[rt] ← Mem[Reg[rs]]
\end{verbatim}

Load register \textit{rt} with the contents of the memory location specified register \textit{rs}.

\begin{verbatim}
sw  rt, (rs)  Mem[Reg[rs]] ← Reg[rt]
\end{verbatim}

Store the contents of register \textit{rt} at the memory location specified register \textit{rs}.

(A) Give instruction sequences that emulate the operation of the original \textit{lw} and \textit{sw} instructions as pseudoinstructions using the redefined versions. Note: Use register \$as to store any required intermediate values.

These ISA changes enable memory accesses and ALU operations to be overlapped in the same pipeline stage (ALU/MEM). They also allow for the construction of a meaningful 3-stage miniMIPS pipeline, whose datapath is illustrated below:

(B) Discuss where and the how many bypass paths are needed for this modified architecture. Give an example instruction sequences that exercises each bypass path.

(C) Does this modified 3-stage pipeline architecture require pipeline interlocks on load instructions? Explain why or why not.